refactor names, 1

This commit is contained in:
Wolfgang Hottgenroth 2024-02-27 17:32:16 +01:00
parent 155b7153e9
commit 75598f973a
2 changed files with 18 additions and 15 deletions

View File

@ -3,9 +3,9 @@
.section ".rodata","a" .section ".rodata","a"
screendata_tmpl: screendata_tmpl:
.global screendata_tmpl .global screendata_tmpl
.byte _red .byte _violet
.byte _off
.byte _off .byte _off
.byte _white
screendataend_tmpl: screendataend_tmpl:
.byte 0xff .byte 0xff

29
main.S
View File

@ -8,6 +8,8 @@
#define SR r2 #define SR r2
#define SIGNAL_REGISTER r4
.section ".data" .section ".data"
screendata: screendata:
.rept 3 .rept 3
@ -76,7 +78,7 @@ init:
;; initialize bit-counter for isr ;; initialize bit-counter for isr
mov.b #0x01,r6 mov.b #0x01,r6
;; initialize isr-sync register, signal BYTE_DONE for the first start ;; initialize isr-sync register, signal BYTE_DONE for the first start
mov.b #0x01,r4 mov.b #0x01, SIGNAL_REGISTER
;; screen data start/next into r7 ;; screen data start/next into r7
mov.w #screendata, r7 mov.w #screendata, r7
@ -107,39 +109,39 @@ mainloop:
rla.b r9 rla.b r9
;; enable isr ;; enable isr
bis #0x02, r4 bis #0x02, SIGNAL_REGISTER
mainloop_wait_for_isr_0: mainloop_wait_for_isr_0:
;; check bit0 in sync register ;; check bit0 in sync register
bit #0x01,r4 bit #0x01, SIGNAL_REGISTER
jz mainloop_wait_for_isr_0 jz mainloop_wait_for_isr_0
;; load data ;; load data
mov.b colors(r9), r5 mov.b colors(r9), r5
;; clear BYTE_DONE ;; clear BYTE_DONE
bic #0x01, r4 bic #0x01, SIGNAL_REGISTER
mainloop_wait_for_isr_1: mainloop_wait_for_isr_1:
;; check bit0 in sync register ;; check bit0 in sync register
bit #0x01,r4 bit #0x01, SIGNAL_REGISTER
jz mainloop_wait_for_isr_1 jz mainloop_wait_for_isr_1
;; load data ;; load data
mov.b colors+1(r9), r5 mov.b colors+1(r9), r5
;; clear BYTE_DONE ;; clear BYTE_DONE
bic #0x01, r4 bic #0x01, SIGNAL_REGISTER
mainloop_wait_for_isr_2: mainloop_wait_for_isr_2:
;; check bit0 in sync register ;; check bit0 in sync register
bit #0x01,r4 bit #0x01, SIGNAL_REGISTER
jz mainloop_wait_for_isr_2 jz mainloop_wait_for_isr_2
;; load data ;; load data
mov.b colors+2(r9), r5 mov.b colors+2(r9), r5
;; clear BYTE_DONE ;; clear BYTE_DONE
bic #0x01, r4 bic #0x01, SIGNAL_REGISTER
;; continue ;; continue
jmp mainloop jmp mainloop
mainloop_data_done: mainloop_data_done:
;; signal all data processed, isr finish ;; signal all data processed, isr finish
bis #0x04, r4 bis #0x04, SIGNAL_REGISTER
bis #BIT2, &P1OUT bis #BIT2, &P1OUT
;; continue ;; continue
jmp mainloop jmp mainloop
@ -151,7 +153,7 @@ mainloop_data_done:
;; r6: exclusively used by isr as bit-counter ;; r6: exclusively used by isr as bit-counter
timer1_a0_isr: timer1_a0_isr:
;; check isr enable bit ;; check isr enable bit
bit #0x02,r4 bit #0x02, SIGNAL_REGISTER
jz timer1_a0_isr_exit jz timer1_a0_isr_exit
;; shift msb of data register r5 into carry flag and set or reset P1.0 accordingly ;; shift msb of data register r5 into carry flag and set or reset P1.0 accordingly
@ -173,12 +175,13 @@ timer1_a0_isr_end:
;; reset bit-counter ;; reset bit-counter
mov.b #0x01,r6 mov.b #0x01,r6
;; signal byte done ;; signal byte done
bis #0x01,r4 bis #0x01, SIGNAL_REGISTER
bit #0x04, r4 ;; check whether all data are processed
bit #0x04, SIGNAL_REGISTER
jz timer1_a0_isr_exit jz timer1_a0_isr_exit
;; disable isr ;; disable isr
bic #0x02, r4 bic #0x02, SIGNAL_REGISTER
;; disable output ;; disable output
bic #BIT1, &P1OUT bic #BIT1, &P1OUT